# 1. Details of Module and its structure

| Module Detail     |                                                                       |  |  |  |  |
|-------------------|-----------------------------------------------------------------------|--|--|--|--|
| Subject Name      | Physics                                                               |  |  |  |  |
| Course Name       | Physics 04 (Physics Part 2, Class XII)                                |  |  |  |  |
| Module Name/Title | Unit-09, Module-10: Digital electronics and Logic Gates               |  |  |  |  |
|                   | Chapter-14: Semiconductor Electronics: Materials, Devices and         |  |  |  |  |
|                   | Simple Circuits                                                       |  |  |  |  |
| Module Id         | leph_2014010_eContent                                                 |  |  |  |  |
| Pre-requisites    | Analogue signal, series grouping and parallel grouping of resistors,  |  |  |  |  |
|                   | forward and reverse biasing of junction diode, working of junction    |  |  |  |  |
|                   | transistor                                                            |  |  |  |  |
|                   |                                                                       |  |  |  |  |
| Objectives        | After going through this lesson, the learners will be able to :       |  |  |  |  |
|                   | • <b>Identify</b> the gates drawn and write their truth table.        |  |  |  |  |
|                   | • <b>Draw</b> the output waveform for given input waveforms           |  |  |  |  |
|                   | • Appreciate the fact that NAND and NOR gates are universal           |  |  |  |  |
|                   | gates the basic gates AND, OR and NOT gate can be obtained            |  |  |  |  |
|                   | through suitable combinations of either of these two gates.           |  |  |  |  |
|                   | • <b>Find</b> the output for the given inputs, for all type of gates. |  |  |  |  |
|                   | • Write the truth table for different combinations of given           |  |  |  |  |
|                   | gates                                                                 |  |  |  |  |
| Keywords          | Digital signal, logic gates, truth table, Boolean expression, AND     |  |  |  |  |
|                   | gate, OR gate, NOT gate, NAND gate, NOR gate,                         |  |  |  |  |

# 2. Development Team

| Role                               | Name                                                                                           | Affiliation                                                         |
|------------------------------------|------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|
| National MOOC<br>Coordinator (NMC) | Prof Amarender P. Behera                                                                       | Central Institute of Educational<br>Technology, NCERT, New<br>Delhi |
| Programme<br>Coordinator           | Dr. Mohd Mamur Ali                                                                             | Central Institute of Educational<br>Technology, NCERT, New Delhi    |
| Course Coordinator /<br>PI         | Anuradha Mathur                                                                                | Central Institute of Educational<br>Technology, NCERT, New<br>Delhi |
| Subject Matter<br>Expert (SME)     | Pushpa Vati Tyagi                                                                              | Retired (Kendriya Vidyalaya<br>Sangathan)                           |
| Review Team                        | Prof. V. B. Bhatia (Retd.)<br>Associate Prof. N.K. Sehgal (Retd.)<br>Prof. B.K. Sharma (Retd.) | Delhi University<br>Delhi University<br>DESM, NCERT, New Delhi      |

#### **Table of Content:**

- **1.** Unit Syllabus
- **2.** Module wise distribution of unit syllabus
- 3. Words you must know
- 4. Introduction
- 5. Signals and Logic gates
- 6. OR gate
- 7. AND gate
- 8. NOT gate
- 9. NAND gate
- **10.** NOR gate
- **11.** Summary

#### 1. UNIT SYLLABUS

#### **Unit-09: Electronic Devices**

#### Chapter-14: Semiconductor electronic material, devices and simple circuits.

Energy bands in conductors, semiconductors and insulators (qualitative only) semiconductors intrinsic and extrinsic

Semiconductor diode -IV characteristics in forward and reverse bias, application of diode as a rectifier

Special purpose p-n diodes LED, photodiode, solar cell and Zener diode and their characteristics, Zener diode as a voltage regulator

Junction transistor, transistor action, characteristics of a transistor and transistor as amplifier common emitter configuration

Basic idea of analog and digital signal, logic gates OR, AND, NOR, NOT, NAND

Keeping the needs of state boards in mind we have not changed the content

# Module 1 • Energy bands in solids • Forbidden gap • Fermi level • Energy bands in conductors, semiconductors and insulators Module 2 • Uniqueness of semiconductors

#### 2. MODULE WISE DISTRIBUTION OF UNIT SYLLABUS 10 MODULES

|          | <ul> <li>Charge carriers in semiconductors electrons and holes</li> <li>Intrinsic semiconductors</li> <li>Extrinsic semiconductors p and n type</li> <li>Why are p and n type semiconductors neutral?</li> </ul>                                                                                                                                            |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Module 3 | <ul> <li>p-n junction diode</li> <li>Potential barrier</li> <li>Depletion layer</li> <li>Characteristics of p-n junction diode</li> <li>Forward and reverse bias, knee voltage, magnitude of bias voltages</li> <li>To draw the IV characteristics curve for a p-n junction in forward bias and reverse bias</li> </ul>                                     |
| Module 4 | <ul> <li>Application of diode</li> <li>Rectifier meaning and need of such a devise</li> <li>half wave and full wave rectifier</li> <li>rectifier in our homes</li> <li>Special purpose diode         LED         Photodiode         Solar cells         Solar panels and future of energy     </li> </ul>                                                   |
| Module 5 | <ul> <li>To identify a diode, an LED, a resistor and a capacitor</li> <li>use a multimeter to         <ol> <li>see the unidirectional flow of current in case of a diode and an LED</li> <li>check whether a given diode is in working order</li> </ol> </li> </ul>                                                                                         |
| Module 6 | <ul> <li>Zener diode</li> <li>Characteristics of Zener diode</li> <li>To draw the characteristic curve of a Zener diode and to determine its reverse breakdown voltage</li> <li>How is Zener diode different from other diodes?</li> <li>Zener diode as a voltage regulator</li> <li>Working of a Zener diode</li> <li>Zener diodes in our homes</li> </ul> |
| Module 7 | <ul> <li>Junction transistor</li> <li>Design of the transistor</li> <li>n-p-n and p-n-p</li> <li>Use a multimeter to <ul> <li>identify base of transistor</li> </ul> </li> </ul>                                                                                                                                                                            |

|           | <ul> <li>ii) distinguish between n-p-n and p-n-p type transistor</li> <li>iii) check whether a given electronic component (e.g. diode , transistor, or IC) is in working order</li> <li>Transistor action</li> <li>Characteristics of a transistor, n-p-n common emitter</li> </ul>    |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Module 8  | <ul> <li>Understanding transistor characteristics and its applications</li> <li>To study the characteristic of a common emitter n-p-n, p-n-p transistor and to find the values of current and voltage gains.</li> <li>Transistor as switch</li> <li>Transistor as amplifier</li> </ul> |
| Module 9  | <ul> <li>Transistor as an amplifier</li> <li>Circuit diagram and understanding bias</li> <li>Input and output waveforms</li> <li>phase change</li> </ul>                                                                                                                               |
| Module 10 | <ul> <li>Analog signals</li> <li>logic gates</li> <li>truth tables         <ul> <li>OR gate</li> <li>AND gate</li> <li>NOT</li> <li>NAND gate</li> <li>NOR gate</li> </ul> </li> </ul>                                                                                                 |

#### MODULE 10

#### 3. WORDS YOU MUST KNOW

**Conductors:** These are the materials which conduct electricity easily. They have very large number of free electrons. conductors: material capable of carrying electric current, i.e. material which has "mobile charge carriers" and are therefore capable of electric current (e.g. electrons, ions) e.g. metals, liquids with ions (water, molten ionic compounds), plasma !

**Insulators: These** are the materials which do not conduct electricity because they do not have free electrons. Quartz, most covalent and ionic solids, plastics

**Semiconductors: These** are the materials for which electrical conductivity values less than conductors but more than that of insulators. The conductivities of semiconductors are highly temperature sensitive.

**Semiconductor materials:** germanium Ge, silicon Si, GaAs, GaP, InP have useful characteristic properties.

**Superconductors:** certain materials have zero resistivity at very low temperature, but are quite like normal conductors at room temperature

**Energy level:** As per Bohr's theory electrons revolve around the nucleus only in some specific orbits called stationary orbits. Energy of electrons in these orbits is constant are termed as energy levels.

**Energy bands theory:** in solid material, electron energy levels 'merge' to form bands of allowed energies. A band is a collection of a large number of close energies. The bands are separated by forbidden bands.

Valence bands: This band comprises of energy of valence electrons.it is the outermost highest filled band with electrons of this band do not contribute in conduction of electric current.

**Conduction band:** This is a higher band to valence band; it may be empty or partially filled. In metals or good conductors this band is filled

**Forbidden energy gap** ( $E_g$ ): It is the minimum energy required to take an electron from valence band to conduction band. Insulators have highest  $E_g$  and conductors have least  $E_g$ .

**Intrinsic semiconductors:** these are pure semiconductors without any impurity. They show very small electrical conductivity at room temperature.

The gap between the valence band and conduction band is relatively small. These are covalent bonded materials such as Si and Ge the forbidden gap width in Si is 1.1 eV and for Ge it is 0.7 eV

Electrons moving to conduction band leave "hole" (covalent bond with missing electron) behind; under influence of applied electric field, neighboring electrons can jump into the hole, thus creating a new hole, etc.  $\Rightarrow$  holes can move under the influence of an applied electric field, just like electrons; both contribute to conduction., in pure Si and Ge, there are equally many holes as there are conduction electrons

**Doping:** It is the deliberate and controlled addition of impurities in intrinsic semiconductors to enhance their electrical conductivity in a controlled manner.

**Extrinsic semiconductors** initially pure semiconductor to which an appropriate /designed impurities is added to increase its conductivity are known as extrinsic semiconductors or impurity semiconductors

**Dopant** two types of dopants used in doping the tetravalent Si or Ge element:

(i) Pentavalent dopants (valency 5); like Arsenic (As), Antimony (Sb), Phosphorous (P), etc.

(ii)Trivalent dopants (valency 3); like Indium (In), Boron (B), Aluminium (Al), etc.

**p-type semiconductors**: These are formed by doping elements like Si and Ge with trivalent atoms. Like B, Al, Ga, In ,such that only 3 of the 4 covalent bonds get filled . A hole or vacancy is created because of the unfilled fourth covalent bond. There are more holes as compared to electrons in p type extrinsic semiconductor.

**n-type semiconductors**, these are formed by doping elements like Si and Ge with pentavalent atoms.. In this case impurity or dopant having 5 valence electrons like P, As, Sb is added to a sample of initially pure semiconductor.. of these 4 electrons get used by the covalent bond of the surrounding Si or Ge atoms The fifth electron is unpaired or left loosely bound .Hence only a small amount of energy is needed to lift it into the conduction band (0.5 eV for Si )n type semiconductors have more conduction electrons and fewer holes. Example; doping fraction of 1 in 10<sup>8</sup> Sb in Si yield about 5 x 10<sup>16</sup> conduction electrons per cm<sup>3</sup> at room temperature which is a gain of 5 x 10<sup>5</sup> conduction electrons over intrinsic Si.

Advantage of doped semiconductors is we can alter conductivity by choice of doping fraction and choose majority carriers

**p-n JUNCTION** A p-n junction is a boundary, or interface, between the two types of semiconductors, (p-type and n-type), inside a single crystal

**Diffusion current:** Holes diffuse from p-side to n-side  $(p \rightarrow n)$  and electrons diffuse from n-side to p-side  $(n \rightarrow p)$ . Diffusion means movement due to difference in concentration, from higher to lower concentration;

**Potential barrier** initially both the sides were electrically neutral. Now, because of diffusion of electrons and the holes, there are immobilized additional ions on both the sides.

From the n side, electrons have diffused to p side, so there are positive immobile ions on the n side, from the p side, holes have diffused to the n side, so there are negative immobile ions on the p side. These immobile ions near the junction create a potential difference across the junction.

**Drift current:** Due to the positive space-charge region on n-side of the junction, and negative space charge region on p-side of the junction, an electric field, directed from positive charge towards negative charge develops.

- Due to this field, an electron on p-side of the junction moves to n-side and a hole on n-side of the junction moves to p-side.
- The motion of charge carriers due to the electric field is called drift.

A drift current, which is opposite in direction to the diffusion current is set up.

#### Physics-04 (Leph\_2014010)

**Forward bias:** When an external voltage V is applied across a semiconductor diode such that p-side is connected to the positive terminal of the battery and n-side to the negative terminal it is said to be forward biased.

**Reverse Bias** The positive terminal of the battery is connected to the n-side of the semiconductor and negative terminal is connected to the p-side. This way of connecting a diode with a battery is called Reverse Biasing.

#### Characteristics of a p-n junction diode

When a bias is placed across a conductor, its characteristic curves show the dependence of current on voltage placed across the conductor

**Knee voltage** the special value of forward voltage beyond which the current increases with increase in the voltage is known as the knee Voltage.

#### Dynamic resistance of a junction diode

The I-V characteristics of a p-n junction diode during forward /reverse biasing) is not a straight line. We therefore cannot have a have a unique (constant) value for the resistance of the diode. We can, however use the basic definition of resistance

resistance = 
$$\frac{\text{change in potential difference}}{\text{corresponding change in current}}$$

We can use it to define

Dynamic resistance of a junction diode (for a particular value of the applied /current flowing) is defined as the ratio of small change in the applied potential across the diode to the corresponding small change in the junction current.

# dynamic resistance = $\frac{\Delta V}{\Delta I}$

**Rectifier** is a device which converts an alternating current (AC) into a direct current (DC).

**Filter circuit:** The ripples in the DC can be reduced by allowing the output to pass through a **filter circuit.** 

Photodiodes used for detecting optical signals (photo detectors).

Light emitting diodes (LED) which convert electrical energy into light.

Photovoltaic devices which convert optical radiation into electricity (solar cells)

**Transistors -bipolar transistor** combination of two diodes that share middle portion, called "base" of transistor; other two sections: "emitter" and "collector"; usually, base is very thin and lightly doped. Two kinds of bipolar transistors: p-n-p and n-p-n transistors

**Transistor action p-n-p transistor** if emitter-base junction is forward biased, "holes flow" from battery into emitter, move into base, some holes annihilated with electrons in n-type base,

### Physics-04 (Leph\_2014010)

but because base thin and lightly doped, most holes make it through base into collector, holes move through collector into negative terminal of battery; i.e. "collector current" flows whose size depends on how many holes have been captured by electrons in the base. This depends on the number of n-type carriers in the base which can be controlled by the size of the base current, which is allowed to flow from the base to the emitter. The base current is usually very small. Small changes in base current can cause big difference in collector current.

Since due to chosen biasing the emitter base junction has lower resistance as compared to base collector hence resistance increases so it is called transistor or transfer of resistance.

Common emitter n-p-n input characteristics of a transistor: The variation of the base current  $I_B$  with the base-emitter voltage  $V_{BE}$  is called the input characteristic

**Input resistance:** This is dynamic (ac resistance) and as can be seen from the input characteristic, its value varies with the operating current in the transistor

$$\mathbf{r_i} = \left(\frac{\Delta \mathbf{V_{BE}}}{\Delta \mathbf{I_B}}\right)_{\mathbf{V_{CE}}}$$

The value of r<sub>i</sub> can be anything from a few hundreds to a few thousand ohms.

Output characteristics of a transistor: The variation of the collector current  $I_C$  with the collector-emitter voltage  $V_{CE}$  is called the output characteristic

**Output resistance** ( $\mathbf{r}_0$ ): This is defined as the ratio of change in collector-emitter voltage ( $\Delta V_{CE}$ ) to the change in collector current ( $\Delta I_C$ ) at a constant base current  $I_B$ .

$$\mathbf{r_o} = \left(\frac{\Delta \mathbf{V_{CE}}}{\Delta \mathbf{I_C}}\right)_{\mathbf{I_B}}$$

**Current amplification factor (\beta):** This is defined as the ratio of the change in collector current to the change in base current at a constant collector-emitter voltage (V<sub>CE</sub>) when the transistor is in active state.

$$\boldsymbol{\beta}_{ac} = \left(\frac{\Delta \mathbf{I}_{C}}{\Delta \mathbf{I}_{B}}\right)_{\mathbf{V}_{C}}$$

This is also known as small signal current gain and its value is very large. If we simply find the ratio of  $I_C$  and  $I_B$  we get what is called  $\beta$  dc of the transistor. Hence

$$\beta_{dc} = \frac{I_C}{I_B}$$

Since  $I_C$  increases with  $I_B$  almost linearly and  $I_C = 0$  when  $I_B = 0$ , the values of both  $\beta$ dc and  $\beta$ ac are nearly equal.

So, for most calculations  $\beta dc$  can be used. Both  $\beta ac$  and  $\beta dc$  vary with  $V_{CE}$  and  $I_B$  (or  $I_C$ ) slightly

**Transfer characteristics of a transistor:** Plot transfer characteristics to show the variation of output voltage with input voltage .called transfer as voltage is transferred from input to output.

**Cutoff region:** In the case of Si transistor, as long as input  $V_i$  is less than 0.6 V, the transistor will be in cut off state and current  $I_C$  will be zero. Hence  $V_0 = V_{CC}$ 

**Saturation state:** With increase of  $V_i$ ,  $I_C$  increases almost linearly and so  $V_o$  decreases linearly till its value becomes less than about 1.0 V. Beyond this, the change becomes non-linear and transistor goes into saturation state. With further increase in  $V_i$  the output voltage is found to decrease further towards zero though it may never become zero

Active region: When  $V_i$  becomes greater than 0.6 V the transistor is in active state with some current  $I_C$  in the output path and the output  $V_o$  decreases

Switch and amplifier: When the transistor is used in the cut off or saturation state it acts as a switch. On the other hand for using the transistor as an amplifier, it has to operate in the active region.

**Analogue signal:** It is the signal in which the current or the voltage varies continuously with time

**Series grouping of resistors:** In series grouping of resistors the current through each resistor is same.

**Parallel grouping of resistors:** In Parallel grouping of resistors the potential difference across each resistor is same and the current gets divided.

**Binary number system**: Binary number system uses only two digits that are 0 and 1.

#### 4. INTRODUCTION

In this unit, we studied about amplifiers and other electronic circuits which made use of analogue signals.

#### What is meant by analog /analogue?

Analog, Also spelled *analogue*, describes a device or system that represents changing values as continuously variable physical quantities.

A typical analog device is a clock in which the hands move continuously around the face. Such a clock can indicate every possible time of day.

In contrast, a digital clock can represent only a finite number of times (every tenth of a second, for example).

In these circuits the voltage or currents varies continuously with time.

A typical analog signal is shown in the figure (a) below.



The figure b shows a pulse waveform in which only discrete values of voltage are possible.



Here the voltage is either low (0) or maximum i.e. high.

Here only two values of the voltage are possible.

It is convenient to use binary numbers to represent these signals.

In digital electronics we use only these two levels of voltages i.e. high (1) or low (0).

So in digital circuits only two values (represented by 0 or 1) of the input and output voltage are permissible.

In this module we will study about some basic building blocks of digital electronics, called **Logic gates.** 

# 5. SIGNALS AND LOGIC GATES

In an analogue signal the current or the voltage changes continuously with time



#### **DIGITAL SIGNAL:**

- A signal, in which current (or voltage) can take only two discrete values, is called a digital signal.
- A digital signal takes only two values, the maximum and the minimum.
- The maximum value is represented by 1 and the minimum is represented by 0.
- The digital signals are in the form of pulses of equal level.
- A digital signal is represented by square waves.



Electronic circuits use diodes and transistors to create digital signals by keeping the circuit in on off on off condition periodically

#### **LOGIC GATES:**

The logic gates are the building blocks of a digital circuit. Each logic gate follows a certain logical relationship between input and output voltage.

A digital circuit, which either allows a signal to pass through it or stops it, is called a gate.

Such gates generally allow the current to pass through them only when a given set of logical conditions are satisfied. They are therefore, referred to as 'logic gates'

Each logic gate follows its own characteristic logical relationship between its output and input signals.

Logic gates can have one or more input signals, but only one output signal.

Basic logic gates are of three types.

- 1) OR gate
- 2) AND gate
- 3) NOT gate

Each gate is represented by a symbol and its function can be described either by an algebraic expression called its (relevant) Boolean expression or by a table called its truth table

**Truth table: which** shows all the possible combinations of its input signals and the outputs corresponding to each such combination?

#### 6. OR GATE

**An** OR gate has two (or more) inputs and gives one output. We generally use two inputs for an OR gate

In this gate the output is "true/ high" (represented by 1) if either, or both of its two inputs are "true/ high".

The output is "false /low", when both inputs are "false /low" (represented by 0)

#### Symbol



**Boolean expression** A+B=Y

**Truth table** 

| Input |   | Output |
|-------|---|--------|
| А     | В | Y      |
| 0     | 0 | 0      |
| 0     | 1 | 1      |
| 1     | 0 | 1      |
| 1     | 1 | 1      |

#### **EXAMPLE**

Draw the output waveform (Y) of the OR gate for the following inputs A and B given in the figure below.



From the given figure we see that

- At  $t < t_1$ : A = 0, B = 0 Hence Y = 0
- For  $t_1$  to  $t_2$  A = 1, B = 0 Hence Y = 1
- For  $t_2$  to  $t_3$  A = 1, B = 1 Hence Y = 1
- For  $t_3$  to  $t_4$  A = 0, B = 1 Hence Y = 1
- For  $t_4$  to  $t_5$  A = 0, B = 0 Hence Y = 0
- For  $t_5$  to  $t_6$  A = 1, B = 0 Hence Y = 1
- For  $t > t_6$  A = 0, B = 1 Hence Y = 1

Therefore the output waveform (Y), will be



### 7. AND GATE

An **AND** gate has two (or more inputs) and gives one output. We generally use two inputs for an AND gate.

In this gate output is "true/ high", (represented by 1), only when both of its two inputs are "true/ high"

This implies that the output Y of AND gate is 1, only when both its inputs A and B are '1' each.

The output is "false /low", when either, or both, inputs are "false /low" (represented by 0)

# SYMBOL

Symbol of AND gate is



#### **BOOLEAN EXPRESSION**

Y= A.B (It is read as A and B equals Y)

#### **TRUTH TABLE**

Physics 2019

The truth table of an AND gate is

| Inț | put | Output |  |  |
|-----|-----|--------|--|--|
| А   | В   | Y      |  |  |
| 0   | 0   | 0      |  |  |
| 0   | 1   | 0      |  |  |
| 1   | 0   | 0      |  |  |
| 1   | 1   | 1      |  |  |
|     |     |        |  |  |

#### EXAMPLE

Draw the output waveform (Y) of the AND gate for the following inputs A and B given in the figure below.



#### **SOLUTION:-**

From the given figure we see that

- At  $t < t_1$ : A = 0, B = 0 Hence Y = 0
- For  $t_1$  to  $t_2$  A = 1, B = 0 Hence Y = 0
- For  $t_2$  to  $t_3$  A = 1, B = 1 Hence Y = 1
- For  $t_3$  to  $t_4$  A = 0, B = 1 Hence Y = 0
- For  $t_4$  to  $t_5$  A = 0, B = 0 Hence Y = 0
- For  $t_5$  to  $t_6$  A = 1, B = 0 Hence Y = 0
- For  $t > t_6$  A = 0, B = 1 Hence Y = 0

Therefore the output waveform (Y), will be



#### 8. NAND gate

## NAND gate may be viewed as a combination of an AND gate followed by a NOT gate.

NAND gate has two inputs and gives one output.

If inputs A and B are both '1', its output Y is not '0' and not '1'.

The gate gets its name from this NOT (AND) behavior.



The gate formed by this combination is called NAND gate. The NAND gate is represented by the symbol

#### **BOOLEAN EXPRESSION**

$$Y = \overline{A.B}$$

#### **TRUTH TABLE**

The truth table of the NAND gate is

| Inj | put | Output |
|-----|-----|--------|
| А   | В   | Y      |
| 0   | 0   | 1      |
| 0   | 1   | 1      |
| 1   | 0   | 1      |
| 1   | 1   | 0      |

The output of a NAND gate is false i.e. '0', only if both of its input are true i.e. '1'.

#### EXAMPLE

Sketch the output waveform Y from a NAND gate having inputs A and B given below



#### **SOLUTION**

For  $t < t_1$  A = 1, B = 1; Hence Y= 0

For  $t_1$  to  $t_2$ ; A = 0, B = 0; Hence Y = 1

For  $t_1$  to  $t_2$ ; A = 0, B = 0; Hence Y = 1

For  $t_2$  to  $t_3$ ; A = 0, B = 1; Hence Y = 0

For  $t_3$  to  $t_4$ ; A = 1, B = 0; Hence Y = 1

For t<sub>4</sub> to t<sub>5</sub>; A = 1, B = 1; Hence Y = 0

For  $t_5$  to  $t_6$ ; A = 0, B = 0; Hence Y = 1

For  $t_6$  to  $t_7$  A = 0, B = 1; Hence Y = 1

#### The output waveform will be



NAND gate is also called as a 'universal gate' this is because we can obtain the three basic gates like AND, OR and NOT from an appropriate configuration of NAND gates.

#### NOR gate:-

NOR gate has two inputs and one output.

NOR gate may be viewed as a combination of an OR gate followed by a NOT gate.





**SYMBOL** for NOR gate is



# **BOOLEAN EXPRESSION**

The Boolean expression for NOR gate is

 $\mathbf{Y} = \overline{\mathbf{A} + \mathbf{B}}$ 

#### **Truth table**

| Inputs |   | Output |
|--------|---|--------|
| A B    |   | A+B    |
| 0      | 0 | 1      |
| 0 1    |   | 0      |
| 1      | 0 | 0      |
| 1      | 1 | 0      |

Note: The output of a NOR gate is 'true' i.e. '1', if both its inputs are 'false' i.e. '0'.

Let us **SUMMARIZE** the main feature of these gates:-

- AND- true only if A and B both are true
- OR- true if either or B or both are true
- NOT- Inverts value 'true' if input is 'false,' ;'false' if input is 'true'
- NAND-( AND followed by NOT) : 'False' only if A and B are both 'true'
- NOR-( OR followed by NOT): 'True' only if A and B are both 'false'

#### EXAMPLE

Write the truth table for the gate shown below



### **SOLUTION**

The given symbol neither corresponds to NOR gate .In this gate the inputs have been shorted, i.e. in this case both the inputs are simultaneously either 1 or 0.

The truth table of the given gate is

| А | В | A+B | $Y = \overline{A + B}$ |
|---|---|-----|------------------------|
| 0 | 0 | 0   | 1                      |
| 1 | 1 | 1   | 0                      |

Here we see that if the input is 1, the output is zero, and if the input is 0, the output is 1.

This is the truth table of a NOT gate

It follows that a NOT gate can be obtained by 'shorting' the two inputs of a NOR gate.

#### **EXAMPLE**

Write the truth table for the gate shown below



#### **SOLUTION**

The given symbol corresponds to a NAND gate. In this gate the inputs have been shorted, i.e. this case both the inputs are simultaneously either 1 or 0.

The truth table of the given gate is

| А | В | A. B | Y= A. B |
|---|---|------|---------|
|   |   |      |         |

| 0 | 0 | 0 | 1 |
|---|---|---|---|
| 1 | 1 | 1 | 0 |

Here we see that if the input is 1, the output is zero, and if the input is 0, the output is 1.

This is the truth table of a NOT gate

It follows that, a NOT gate can be obtained by shorting the two inputs of a NAND gate.

#### EXAMPLE

Identify the logic operation carried out by the gate shown below



#### **SOLUTION**

Let us write the truth table of the gates given in the figure

The signal A is effectively being fed to a NOT gate, so its output is  $\overline{A}$  (NOT A).

The signal B is effectively being fed to a NOT gate, so its output is  $\overline{B}$  (NOT B).

The signals NOT A and NOT B are the inputs fed to the NAND gate, the truth table is

| А | В | Ā | $\overline{B}$ | $Y'=\bar{A}.\bar{B}$ | $Y = \overline{Y'}$ |
|---|---|---|----------------|----------------------|---------------------|
| 0 | 0 | 1 | 1              | 1                    | 0                   |
| 1 | 1 | 0 | 0              | 0                    | 1                   |
| 0 | 1 | 1 | 0              | 0                    | 1                   |
| 1 | 0 | 0 | 1              | 0                    | 1                   |

We see that the output is 0 only when both the inputs (A and B) are 0 each. This happens in the case of an OR gate.

The given combination of gates will therefore work as an OR gate.

#### EXAMPLE

Identify the logic operation carried out by the gate shown below



#### **SOLUTION**

Let us write the truth table for each of the given gate. We notice that the inputs for the third gate (a NOR) gate are the outputs of  $\overline{A}$  and  $\overline{B}$ , if the first two gates which are effectively working as NOT gate

| А | В | Ā | $\overline{B}$ | $Y' = \bar{A} + \bar{B}$ | Y = Y' |
|---|---|---|----------------|--------------------------|--------|
| 0 | 0 | 1 | 1              | 1                        | 0      |
| 1 | 1 | 0 | 0              | 0                        | 1      |
| 0 | 1 | 1 | 0              | 1                        | 0      |
| 0 | 1 | 1 | 0              | 1                        | 0      |
| 1 | 0 | 0 | 1              | 1                        | 0      |

We see that the output is 1 only when both the inputs A or B are 1 each. Hence this combination of gates will operate as an AND gate.